CHDK cpuinfo (portable code, also digic 6)

Started by a1ex, August 17, 2016, 03:51:37 PM

Previous topic - Next topic

0 Members and 1 Guest are viewing this topic.

a1ex

Since I'm a bit stuck with DIGIC 6, I took the cpuinfo module from CHDK and integrated it with the portable display code. This should give detailed info about the hardware (CPU, caches, memory configuration and so on).

Besides the DIGIC 6 cameras, I'm also interested in the results from recent ports (70D, 100D, 1200D); tests from other cameras are also welcome, but they are mostly for fun.

Source code: the recovery branch

Binaries (last update Jan14, 2019):
- AUTOEXEC.BIN - portable, for all cameras with boot flag already enabled
- FIR files: TODO.

This code is pretty verbose - it will show a few pages of low-level info.

You will need to take screenshots to be able to read all that stuff.

As I'm on a very slow network connection, please do not upload large screenshots. If possible, it would be best if you could write down the info as plain text. If not, please try to keep the image size small (under 50K each).


edit: updated to save this info to a log file.

DeafEyeJedi

Nice progress @a1ex. Question -- do I also include the autoexec.bin if I were to run the CPUI test on a 7D2 that I can borrow from a co-worker.
5D3.113 | 5D3.123 | EOSM.203 | 7D.203 | 70D.112 | 100D.101 | EOSM2.* | 50D.109

a1ex


nikfreak

[size=8pt]70D.112 & 100D.101[/size]

atonal

I did the 7D2. Might contain typos and other mistakes, my screen shots weren't all crystal clear. I can upload the pics somewhere if someone wants to double check any of the data.


---------------------------------------------- page 1
CHDK CPU info for 0x289 7D2
-----------------------------
ID              0x411FC143
    Revision                0x3 3
    Part                    0xC14 3092
    ARM Arch                0xF 15
    Variant                 0x1 1
    Implementor             0x41 65
Cache type      0x8003C003
    Icache min words/line   0x3 3 [8]
    (zero)                  0x0 0
    L1 Icache policy        0x3 3
    Dcache min words/line   0x3 3 [8]
    Exclusives Reservation Granule  0x0 0 [no info]
    Cache Writeback Granule 0x0 0 [no info]
    (zero)                  0x0 0
    (register format)       0x4 4
TCM type        0x00010001
    (raw value)             0x10001 65537
MPU type        0x00000800
    S                       0x0 0
    -                       0x0 0
    Num of MPU regions      0x8 8
Processor feature 0 0x00000131
    ARM inst set            0x1 1
    Thumb inst set          0x3 3
    Jazelle inst set        0x1 1
    ThumbEE inst set        0x0 0
    -                       0x0 0
Processor feature 1 0x00000001
    Programmers' model      0x1 1
    Security extensions     0x0 0
    Microcontr, prog model  0x0 0
    -                       0x0 0
Debug feature   0x00010400
    (raw value)             0x10400 66560
Aux feature     0x00000000
    (raw value)             0x0 0
Mem model feature 0 0x00210030
    VMSA support            0x0 0
    PMSA support            0x3 3
    Cache coherence         0x0 0
    Outer shareable         0x0 0
    TCM support             0x1 1
    Auxiliary registers     0x2 2
---------------------------------------------- page 2
    FCSE support            0x0 0
    -                       0x0 0
Mem model feature 1 0x00000000
    L1 Harvard cache VA     0x0 0
    L1 unified cache VA     0x0 0
    L1 Harvard cache s/w    0x0 0
    L1 unified caceh s/w    0x0 0
    L1 Harvard cache        0x0 0
    L1 unified cache        0x0 0
    L1 cache test & clean   0x0 0
    Branch predictor        0x0 0
Mem model feature 2 0x01200000
    L1 Harvard fg prefetch  0x0 0
    L1 Harvard bg prefetch  0x0 0
    Harvar TLB              0x0 0
    Unified TLB             0x0 0
    Mem barrier             0x2 2
    WFI stall               0x1 1
    HW access flag          0x0 0
Mem model feature 3 0x00000011
    Cache maintain MVA      0x1 1
    Cache maintain s/w      0x1 1
    BP maintain             0x0 0
    -                       0x0 0
    Supersection support    0x0 0
ISA feature 0 0x01101111
    Swap instrs             0x1 1
    Bitcount instrs         0x1 1
    Bitfield instrs         0x1 1
    CmpBranch instrs        0x1 1
    Coproc instrs           0x0 0
    Debug instrs            0x1 1
    Divide instrs           0x1 1
    -                       0x0 0
ISA feature 1 0x13112111
    Endian instrs           0x1 1
    Exception instrs        0x1 1
    Exception AR instrs     0x1 1
    Extend instrs           0x2 2
    IfThen instrs           0x1 1
    Immediate instrs        0x1 1
    Interwork instrs        0x3 3
    Jazelle instrs          0x1 1
ISA feature 2 0x21232131
    LoadStore instrs        0x1 1
    Memhint instrs          0x3 3
---------------------------------------------- page 3
    MultiAccess Interruptible instructions 0x1 1
    Mult instrs             0x2 2
    MultS instrs            0x3 3
    MultU instrs            0x2 2
    PSR AR instrs           0x1 1
    Reversal instrs         0x2 2
ISA feature 3 0x01112131
    Saturate instrs         0x1 1
    SIMD instrs             0x3 3
    SVC instrs              0x1 1
    SynchPrim instrs        0x2 2
    TabBranch instrs        0x1 1
    ThumbCopy instrs        0x1 1
    TrueNOP instrs          0x1 1
    T2 Exec Env instrs      0x0 0
ISA feature 4 0x00010142
    Unprivileged instrs     0x2 2
    WithShifts instrs       0x4 4
    Writeback instrs        0x1 1
    SMC instrs              0x0 0
    Barrier instrs          0x1 1
    SynchPrim_instrs_frac   0x0 0
    PSR_M instrs            0x0 0
    -                       0x0 0
ISA feature 5 0x00000000
    -                       0x0 0
Cache level ID 0x09000003
    Cache type, level1      0x3 3 [Separate Icache, Dcache]
    Cache type, level2      0x0 0 [no cache]
    Cache type, level3      0x0 0 [no cache]
    Cache type, level4      0x0 0 [no cache]
    Cache type, level5      0x0 0 [no cache]
    Cache type, level6      0x0 0 [no cache]
    Cache type, level7      0x0 0 [no cache]
    Cache type, level8      0x0 0 [no cache]
    Level of coherency      0x1 1
    Level of unification    0x1 1
    (zero)                  0x0 0
Cache size ID reg (data, level0) 0xF00FE019
    Line size in words      0x1 1 [8]
    Associativity           0x3 3 [4]
    Number of sets          0x7F 127 [128]
    Write allocation        0x1 1
    Read allocation         0x1 1
    Write back              0x1 1
    Write through           0x1 1
Cache size ID reg (inst, level0) 0xF00FE019
---------------------------------------------- page 4
    Line size inf words     0x1 1 [8]
    Associativity           0x3 3 [4]
    Number of sets          0x7F 127 [128]
    Write allocation        0x1 1
    Read allocation         0x1 1
    Write back              0x1 1
    Write through           0x1 1
Build options 1 0x00010000
    (raw value)             0x10000 65536
Build options 2 0x00CFC010
    (raw value)             0xCFC010 13615120
ARCM region reg 0x00000015
    Enabled                 0x1 1
    -                       0x0 0
    Size                    0x5 5 [16K]
    -                       0x0 0
    Base address            0x0 0 [0x00000000]
BTCM region reg 0x0000001D
    Enabled                 0x1 1
    -                       0x0 0
    Size                    0x7 7 [64K]
    -                       0x0 0
    Base address            0x80000 524288 [0x80000000]
MPU region 0 base 0x00000000
    Base address            0x0 0
MPU region 0 size & enable  0x0000003F
    Enabled                 0x1 1
    Size                    0x1F 31 [4G]
    -                       0x0 0
    Sub-regions disabled    0x0 0 [00000000]
MPU region 0 access control 0x00000320
    Region attributes       0x20 32 [Inner Non-cacheable; Outer Non-cacheable; Non-shared]
    -                       0x0 0
    Access permission       0x3 3 [P:RW U:RW]
    -                       0x0 0
    Execute never           0x0 0
MPU region 1 base           0x00000000
    Base address            0x0 0
MPU region 1 size & enable  0x0000003B
    Enabled                 0x1 1
    Size                    0x1D 29 [1G]
    -                       0x0 0
    Sub-regions disabled    0x0 0 [00000000]
MPU region 1 access contro  0x00000329
    Region attributes       0x29 41 [Inner Write-back, write-allocat; Outer Write-back, write-allocate; Non-shared]
---------------------------------------------- page 5
    -                       0x0 0
    Access permission       0x3 3 [P:RW U:RW]
    -                       0x0 0
    Execute never           0x0 0
MPU region 2 base 0xBFE00000
    Base address            0xBFE00000 -1075838976
MPU region 2 size & enable  0x00000029
    Enabled                 0x1 1
    Size                    0x14 20 [2M]
    -                       0x0 0
    Sub-regions disabled    0x0 0 [00000000]
MPU region 2 access control 0x00000324
    Region attributes       0x24 36 [Inner Non-cacheable; Outer Non-cacheable; Shared]
    -                       0x0 0
    Access permission       0x3 3 [P:RW U:RW]
    -                       0x0 0
    Execute never           0x0 0
MPU region 3 base 0xC0000000
    Base address            0xC0000000 -1073741824
MPU region 3 size & enable  0x0000003B
    Enabled                 0x1 1
    Size                    0x1D 29 [1G]
    -                       0x0 0
    Sub-regions disabled    0x0 0 [00000000]
MPU region 3 access control 0x00000305
    Region attributes       0x5 5 [Shareable device; Shareble]
    -                       0x0 0
    Access permission       0x3 3 [P:RW U:RW]
    -                       0x0 0
    Execute never           0x0 0
MPU region 4 base 0xDFE00000
    Base address            0xDFE00000 -538968064
MPU region 4 size & enable  0x00000029
    Enabled                 0x1 1
    Size                    0x14 20 [2M]
    -                       0x0 0
    Sub-regions disabled    0x0 0 [00000000]
MPU region 4 access control 0x00000324
    Region attributes       0x24 36 [Inner Non-cacheable; Outer Non-cacheable; Shared]
    -                       0x0 0
    Access permission       0x3 3 [P:RW U:RW]
    -                       0x0 0
    Execute never           0x0 0
MPU region 5 base 0xEE000000
    Base address            0xEE000000 -301989888
MPU region 5 size & enable  0x00000031
    Enabled                 0x1 1
---------------------------------------------- page 6
    Size                    0x18 24 [32M]
    -                       0x0 0
    Sub-regions disabled    0x0 0 [00000000]
MPU region 5 access control 0x00000329
    Region attributes       0x29 41 [Inner Write-back, write-allocate; Outer Write-back, write-allocate; Non-shared]
    -                       0x0 0
    Access permission       0x3 3 [P:RW U:RW]
    -                       0x0 0
    Execute never           0x0 0
MPU region 6 base 0xFE000000
    Base address            0xFE000000 -33554432
MPU region 6 size & enable 0x00000031
    Enabled                 0x1 1
    Size                    0x18 24 [32M]
    -                       0x0 0
    Sub-regions disabled    0x0 0 [00000000]
MPU region 6 access control 0x00000329
    Region attributes       0x29 41 [Inner Write-back, write-allocate; Outer Write-back, write-allocate; Non-shared]
    -                       0x0 0
    Access permission       0x3 [P:RW U:RW]
    -                       0x0 0
    Execute never           0x0 0
MPU region 7 base 0x00000000
    Base address            0x0 0
MPU region 7 size & enable 0x00000000
    Enabled                 0x0 0
    Size                    0x0 0 [invalid]
    -                       0x0 0
    Sub-regions disabled    0x0 0 [00000000]
MPU region 7 access control 0x00000000
    Region attributes       0x0 0 [Strongly ordered, shareable; ]
    -                       0x0 0
    Access permission       0x0 0 [P:-- U:--]
    -                       0x0 0
    Execute never           0x0 0



Chellyandruu

hey ALEX,on the 80d i got the same information  as atonal got on the 7d2.only difference was the first line which read -
CHDK CPU info for 0x350 80d
-----------------------------
ID              0x411FC143.If you need picture proof just tell me.


atonal

A few extra registers that (at least) 7D2 now prints:


Multiprocessor ID   0x00000000
SCTLR   0x08E5187D
    (raw value)             0x8E5187D 149231741
ACTLR   0x00000020
    (raw value)             0x20 32
ACTLR2  0x00000000
    (raw value)             0x0 0
CPACR   0x00000000
    (raw value)             0x0 0

a1ex

Thanks folks.

0xC14 should be a Cortex R4, just like CHDK guys already found.

A small bit of mystery: interrupts appear to be done in Thumb mode, so I expect SCTLR.TE (bit 30) to be 1...

edit: mystery solved

[CPU0] FE0A0070: MRC p15,0,Rd,cr1,cr0,0:      SCTLR -> 0x8ED187D
[CPU0] FE0A0094: MCR p15,0,Rd,cr15,cr5,0: INV_DCACHE <- 0x0       
[CPU0] FE0A0098: MCR p15, ...          : CACHEMAINT x1 (omitted)
[CPU0] FE0A009C: MCR p15,0,Rd,cr1,cr0,0:      SCTLR <- 0x48ED187D

m1k6

Here's the information from the 1200D:
CHDK CPU info for 0x327 1200D
-----------------------------
ID 0x41059461
Revision 0x1 1
Part 0x946 2374
ARM Arch 0x5 5
Variant 0x0 0
Implementor 0x41 65
Cache type 0x0F112112
Icache words/line 0x2 2 [8]
Icache absent 0x0 0
Icache assoc 0x2 2
Icache size 0x4 4 [8K]
Reserved0_2 0x0 0
Dcache words/line 0x2 2 [8]
Dcache absent 0x0 0
Dcache assoc 0x2 2
Dcache size 0x4 4 [8K]
Reserved1_2 0x0 0
Harvard/unified 0x1 1
Cache type 0x7 7
Reserved2_3 0x0 0
TCP type 0x000C00C0
Reserved0_2 0x0 0
ITCM absent 0x0 0
Reserved1_3 0x0 0
ITCM size 0x3 3 [4K]
Reserved2_4 0x0 0
DTCM absent 0x0 0
Reserved3_2 0x0 0
DTCM size 0x3 3 [4K]
Reserved4_10 0x0 0
Control 0x0005107D
Protect enable 0x1 1
Reserved0_1 0x0 0
Dcache enable 0x1 1
Reserved1_4 0xF 15
Big endian 0x0 0
Reserved2_4 0x0 0
Icache enable 0x1 1
Alt vector 0x0 0
Cache RRR 0x0 0
Disble load TBIT 0x0 0
DTCM enable 0x1 1
DTCM mode 0x0 0
ITCM enable 0x1 1
ITCM mode 0x0 0
Reserved3_12 0x0 0
Protection Region 0 0x0000003F
Enable 0x1 1
Size 0x1F 31 [4G]
Undef0_7 0x0 0
Base 0x0 0 [0x00000000]
Protection Region 1 0x0000003D
Enable 0x1 1
Size 0x1E 30 [2G]
Undef0_7 0x0 0
Base 0x0 0 [0x00000000]
Protection Region 2 0xE0000039
Enable 0x1 1
Size 0x1C 28 [512M]
Undef0_7 0x0 0
Base 0x70000 458752 [0xE0000000]
Protection Region 3 0xC0000039
Enable 0x1 1
Size 0x1C 28 [512M]
Undef0_7 0x0 0
Base 0x60000 393216 [0xC0000000]
Protection Region 4 0xFF00002F
Enable 0x1 1
Size 0x17 23 [16M]
Undef0_7 0x0 0
Base 0x7F800 522240 [0xFF000000]
Protection Region 5 0x00000037
Enable 0x1 1
Size 0x1B 27 [256M]
Undef0_7 0x0 0
Base 0x0 0 [0x00000000]
Protection Region 6 0xF780002D
Enable 0x1 1
Size 0x16 22 [8M]
Undef0_7 0x0 0
Base 0x7BC00 506880 [0xF7800000]
Protection Region 7 0x00000000
Enable 0x0 0
Size 0x0 0 [invalid]
Undef0_7 0x0 0
Base 0x0 0 [0x00000000]
Region data perms 0x03333333
Region 0 0x3 3 [P:RW U:RW]
Region 1 0x3 3 [P:RW U:RW]
Region 2 0x3 3 [P:RW U:RW]
Region 3 0x3 3 [P:RW U:RW]
Region 4 0x3 3 [P:RW U:RW]
Region 5 0x3 3 [P:RW U:RW]
Region 6 0x3 3 [P:RW U:RW]
Region 7 0x0 0 [P:-- U:--]
Region inst perms 0x03333333
Region 0 0x3 3 [P:RW U:RW]
Region 1 0x3 3 [P:RW U:RW]
Region 2 0x3 3 [P:RW U:RW]
Region 3 0x3 3 [P:RW U:RW]
Region 4 0x3 3 [P:RW U:RW]
Region 5 0x3 3 [P:RW U:RW]
Region 6 0x3 3 [P:RW U:RW]
Region 7 0x0 0 [P:-- U:--]
DCache cfg 0x00000070
Region 0 0x0 0
Region 1 0x0 0
Region 2 0x0 0
Region 3 0x0 0
Region 4 0x1 1
Region 5 0x1 1
Region 6 0x1 1
Region 7 0x0 0
ICache cfg 0x00000070
Region 0 0x0 0
Region 1 0x0 0
Region 2 0x0 0
Region 3 0x0 0
Region 4 0x1 1
Region 5 0x1 1
Region 6 0x1 1
Region 7 0x0 0
Write buffer 0x00000070
Region 0 0x0 0
Region 1 0x0 0
Region 2 0x0 0
Region 3 0x0 0
Region 4 0x1 1
Region 5 0x1 1
Region 6 0x1 1
Region 7 0x0 0
DTCM cfg 0x400000006
Reserved0_1 0x0 0
Size 0x3 3 [4K]
Undef0_7 0x0 0
Base 0x20000 131072 [0x40000000]
ITCM cfg 0x00000006
Reserved0_1 0x0 0
Size 0x3 3 [4K]
Undef0_7 0x0 0
Base 0x0 0 [0x00000000]


g3gg0

about cache hack:
any idea how the cache gets accessible via AXI if AXISCEN in "c1, Auxiliary Control Register" is enabled?

9-24 in R4 TRM talks about AXI accesses to cache, after the bit is enabled.
but talks only about hardware lines ARUSERS and ARADDRS...

so i guess the CPU must use its AXI master interface to access its own AXI slave which routes access to caches.
the AxUSERM's bit 3 must be set for this access. somehow. probably MPU region attributes...?
Help us with datasheets - Help us with register dumps
magic lantern: 1Magic9991E1eWbGvrsx186GovYCXFbppY, server expenses: [email protected]
ONLY donate for things we have done, not for things you expect!

g3gg0

but then still we cannot lock down the cache :(
Help us with datasheets - Help us with register dumps
magic lantern: 1Magic9991E1eWbGvrsx186GovYCXFbppY, server expenses: [email protected]
ONLY donate for things we have done, not for things you expect!

Ant123


g3gg0

well, it can be more like a cache-hack-less gdbstub with a hand full (8 i guess) breakpoints available...

this hardware module might help us to intercept instructions, just like the gdbstub i coded once.
instead of patching a trapping instruction, this hardware module (using monitor mode) could probably make us handle hijacks etc.

but patching flash data (like some patches already do) will still not be possible with a low overhead.
(yeah we could break on memory access and handle the replacement in the monitor handler, but that takes time)
Help us with datasheets - Help us with register dumps
magic lantern: 1Magic9991E1eWbGvrsx186GovYCXFbppY, server expenses: [email protected]
ONLY donate for things we have done, not for things you expect!

Ant123

But I have truble with access to memory-mapped debug registers. Maybe MPU need to be programmed for it?

g3gg0

most probably, yes. iirc that area wasnt accessible by default.
0xA0000000 seams reasonable as there is nothing mapped there.
Help us with datasheets - Help us with register dumps
magic lantern: 1Magic9991E1eWbGvrsx186GovYCXFbppY, server expenses: [email protected]
ONLY donate for things we have done, not for things you expect!

Ant123

Programming MPU does not help:
MPU region 7 access control 0x00000324
  Region attributes    0x24 36 [Inner Non-cacheable; Outer Non-cacheable; Shared]
  -                    0x0 0
  Access permission    0x3 3 [P:RW U:RW]
  -                    0x0 0
  Execute never        0x0 0
Debug ID Register 0x77040013
  (raw value)          0x77040013 1996750867
Debug ROM Address Register 0xA0000003
  (raw value)          0xA0000003 -1610612733
Debug Self Address Offset Register 0x00007003
  (raw value)          0x7003 28675
Debug Status and Control Register 0x02000002
  (raw value)          0x2000002 33554434
Debug ID Register MAPPED 0xAAAEA6AA
  (raw value)          0xAAAEA6AA -1431394646


Reading memory-mapped debug registers gives a lot of garbage:
0xa0007000: 0xaaaea6aa 0xaaaaaaa9 0xabaaaaaa 0xaaaba62a
0xa0007010: 0xaaa2eaaa 0xeaaaaa2a 0xa8aaaaaa 0xaaaaaaaa
0xa0007020: 0xabeaaaa9 0xaaaaea8a 0xaaaaeaab 0xaa8aaaaa
0xa0007030: 0xaaaa2aaa 0xaaa8aaaa 0xbaaaaaba 0xaaaaaaaa
0xa0007040: 0xaaaaaaaa 0xaaaaabaa 0xaaaaaeaa 0x2aaaaaab
0xa0007050: 0xeaaeaaba 0xaaaaaaea 0xaaaaaaba 0xaabaaaab
0xa0007060: 0xeaaaaaaa 0xaeaaaaaa 0xaaaaaaae 0xaaaaaaaf
0xa0007070: 0xaaaaaaaa 0xaaa2aaa2 0xaaaaaaaa 0xa2aaaaae
0xa0007080: 0xaea082aa 0xaaaaaaaa 0xabaeaaaa 0xaaaaaaaa
0xa0007090: 0xaaeaaaaa 0xaaaaaaaa 0xbaaaeaaa 0xaaaaeaaa
0xa00070a0: 0xabfeabaa 0xabaaeb2e 0xaeaaaaaa 0xaaeeaaaa
0xa00070b0: 0xaaaaaaaa 0xa8aaaaaa 0xa8faaaaa 0xaaaaeaaa
0xa00070c0: 0xeaaaaaaa 0xaaaaaaaa 0xeaaaaa8a 0xaaaaaaab
0xa00070d0: 0xaaaaaaaa 0xaaaa8aaa 0xaaaaaaae 0x8eaaaaaa
0xa00070e0: 0xaaaaaaaa 0xaa2a2aaa 0xaeaaaaea 0xbaaaaaaa
0xa00070f0: 0xaababaaa 0xaaaa2aaa 0xaaaaa2a8 0xaaa2aaaa

g3gg0

Help us with datasheets - Help us with register dumps
magic lantern: 1Magic9991E1eWbGvrsx186GovYCXFbppY, server expenses: [email protected]
ONLY donate for things we have done, not for things you expect!

Ant123

And I'm reading the same values at addresses 0x00007000, 0x20007000, 0x40007000, 0x80007000, 0xA0007000.
There is something wrong with memory access, but I don't know where...

g3gg0

yeah that pattern reminds me of the data you read when there is no memory at this address.
it just returns random data, where many bits are stuck and some may toggle at random.
(e.g. when reading the second flash chip if there is none)
Help us with datasheets - Help us with register dumps
magic lantern: 1Magic9991E1eWbGvrsx186GovYCXFbppY, server expenses: [email protected]
ONLY donate for things we have done, not for things you expect!

twentephotography

There is already ML for 1300d
I have tried giving the file error

I do not know what I am doing wrong ???

businessclass

Here's the output for 760D. it looks identical to that of 7D2 except for the CPU info ID 0x347


CHDK CPU info for 0x347 unknown
-------------------------------
ID                    0x411FC143
  Revision                         0x3    3
  Part                             0xC14  3092
  ARM Arch                         0xF    15
  Variant                          0x1    1
  Implementor                      0x41   65
Cache type            0x8003C003
  Icache min words/line            0x3   3 [8]
  (zero)                           0x0 0
  L1 Icache policy                 0x3 3
  Dcache min  words/line           0x3 3 [8]
  Exclusive Reservation Granule    0x0 0 [no info]
  Cache Writeback Granule          0x0 0 [no info]
  (zero)                           0x0 0
  (register format)                0x4 4
TCM type              0x00010001
  (raw value)                      0x10001 65537
MPU type                           0x00000800
  S                                0x0 0
  -                                0x0 0
  Num MPU regions                  0x8 8
Processor feature 0   0x00000131
  ARM inst set                     0x1 1
  Thumb inst set                   0x3 3
  Jazelle inst set                 0x1 1
  ThumbEE inst set                 0x0 0
  -                                0x0 0
Processor feature 1   0x00000001
  Programmers' model               0x1 1
  Security extensions              0x0 0
  Microcontr. prog model           0x0 0
  -                                0x0 0
Debug feature         0x00010400
  (raw value)                      0x10400 66560
Aux feature           0x00000000
  (raw value)                      0x0 0
Mem model feature 0   0x00210030
  VMSA support                     0x0 0
  PMSA support                     0x3 3
  Cache coherence                  0x0 0
  Outer sharable                   0x0 0
  TCM support                      0x1 1
  Auxilliary registers             0x2 2
  FCSE support                     0x0 0
  -                                0x0 0
Mem model feature 1   0x00000000
  L1 Harvard cache VA              0x0 0
  L1 unified cache VA              0x0 0
  L1 Harvard cache s/w             0x0 0
  L1 unified cache s/w             0x0 0
  L1 Harvard cache                 0x0 0
  L1 unified cache                 0x0 0
  L1 cache test & clean            0x0 0
  Branch predictor                 0x0 0
Mem model feature 2   0x01200000
  L1 Harvard fg prefetch           0x0 0
  L1 Harvard bg prefetch           0x0 0
  L1 Harvard range                 0x0 0
  Harvard TLB                      0x0 0
  Unified TLB                      0x0 0
  Mem barrier                      0x2 2
  WFI stall                        0x1 1
  HW access flag                   0x0 0
Mem model feature 3   0x00000011
  Cache maintain MVA               0x1 1
  Cache maintain s/w               0x1 1
  BP maintain                      0x0 0
  -                                0x0 0
  Supersection support             0x0 0
ISA feature 0         0x01101111
  Swap instrs                      0x1 1
  Bitcount instrs                  0x1 1
  Bitfield instrs                  0x1 1
  CmpBranch instrs                 0x1 1
  Coproc instrs                    0x0 0
  Debug instrs                     0x1 1
  Divide instrs                    0x1 1
  -                                0x0 0
ISA feature 1         0x13112111
  Endian instrs                    0x1 1
  Exception instrs                 0x1 1
  Exception AR instrs              0x1 1
  Extend instrs                    0x2 2
  IfThen instrs                    0x1 1
  Immediate instrs                 0x1 1
  Interwork instrs                 0x3 3
  Jazelle instrs                   0x1 1
ISA feature 2         0x21232131
  LoadStore instrs                 0x1 1
  Memhint instrs                   0x3 3
  MultipleAccess Interruptible instructions 0x1 1
  Mult instrs                      0x2 2
  MultS instrs                     0x3 3
  MultU instrs                     0x2 2
  PSR AR instrs                    0x1 1
  Reversal instrs                  0x2 2
ISA feature 3         0x01112131
  Saturate instrs                  0x1 1
  SIMD instrs                      0x3 3
  SVC instrs                       0x1 1
  SynchPrim instrs                 0x2 2
  TabBranch instrs                 0x1 1
  ThumbCopy instrs                 0x1 1
  TrueNOP instrs                   0x1 1
  T2 Exec Env instrs               0x0 0
ISA feature 4         0x00010142
  Unprivileged instrs              0x2 2
  WithShifts instrs                0x4 4
  Writeback instrs                 0x1 1
  SMC instrs                       0x0 0
  Barrier instrs                   0x1 1
  SynchPrim_instrs_frac            0x0 0
  PSR_M instrs                     0x0 0
  -                                0x0 0
ISA feature 5         0x00000000
  -                                0x0 0
Cache level ID        0x09000003
  Cache type, level 1              0x3 3 [Separate Icache, Dcache]
  Cache type, level 2              0x0 0 [no cache]
  Cache type, level 3              0x0 0 [no cache]
  Cache type, level 4              0x0 0 [no cache]
  Cache type, level 5              0x0 0 [no cache]
  Cache type, level 6              0x0 0 [no cache]
  Cache type, level 7              0x0 0 [no cache]
  Cache type, level 8              0x0 0 [no cache]
  Level of coherency               0x1 1
  Level of unification             0x1 1
  (zero)                           0x0 0
Cache size ID reg (data, level10) 0xF00FE019
  Line size in words               0x1 1 [8]
  Associativity                    0x3 3 [4]
  Number of sets                   0x7F 127 [128]
  Write allocation                 0x1 1
  Read allocation                  0x1 1
  Write back                       0x1 1
  Write through                    0x1 1
Cache size ID reg (inst, level10) 0xF00FE019
  Line size in words               0x1 1 [8]
  Associativity                    0x3 3 [4]
  Number of sets                   0xF7 127 [128]
  Write association                0x1 1
  Read association                 0x1 1
  Write back                       0x1 1
  Write through                    0x1 1
Build options 1       0x00010000
  (raw value)                      0x10000 65536
Build options 2       0x00CFC010
  (raw value)                      0xCFC010 13615120
ATCM region reg       0x00000015
  Enabled                          0x1 1
  -                                0x0 0
  Size                             0x5 5 [16K]
  -                                0x0 0
  Base address                     0x0 0 [0x00000000]
BTCM region reg       0x8000001D
  Enabled                          0x1 1
  -                                0x0 0
  Size                             0x7 7 [64K]
  -                                0x0 0
  Base address                     0x80000 524288 [0x80000000]
MPU region 0 base     0x00000000
  Base address                     0x0 0
MPU region 0 size & enable 0x0000003F
  Enabled                          0x1 1
  Size                             0x1F 31 [4G]
  -                                0x0 0
  Sub-region disabled              0x0 0 [0x00000000]
MPU region 0 access control 0x00000320
  Region attributes                0x20 32 [Inner Non-cachable; Outer Non-cachable; Non-shared]
  -                                0x0 0
  Access permissions               0x3 3 [P:RW U:RW]
  -                                0x0 0
  Execute never                    0x0 0
MPU region 1 base     0x00000000
  Base address                     0x0 0
MPU region 1 size & enable 0x0000003B
  Enabled                          0x1 1
  Size                             0x1D 29 [1G]
  -                                0x0 0
  Sub-region disabled              0x0 0 [00000000]
MPU region 1 access control 0x00000329
  Region attributes                0x29 41 [Inner Write-back, write-allocate; Outer Write-back, write-allocate; Non-shared]
  -                                0x0 0
  Access permissions               0x3 3 [P:RW U:RW]
  -                                0x0 0
  Execute never                    0x0 0
MPU region 2 base     0xBFE00000
  Base address                     0xBFE00000 -1075838976
MPU region 2 size & enable 0x00000029
  Enabled                          0x1 1
  Size                             0x14 20 [2M]
  -                                0x0 0
  Sub-regions disabled             0x0 0 [00000000]
MPU region 2 access control 0x000000324
  Region attributes                0x24 36 [Inner Non-cachable; Outer non-cachable; Shared]
  -                                0x0 0
  Access permissions               0x3 3 [P:RW U:RW]
  -                                0x0 0
  Execute never                    0x0 0
MPU revision 3 base   0xC0000000
  Base address                     0xC0000000 - -1073741824
MPU region 3 size & enable         0x0000003B
  Enabled                          0x1 1
  Size                             0x1D 29 [1G]
  -                                0x0 0
  Sub-regions disabled             0x0 0 [00000000]
MPU region 3 access control 0x00000305
  Region attributes                0x5 5 [Sharable device; Sharable]
  -                                0x0 0
  Access permissions               0x3 3 [P:RW U:RW]
  -                                0x0 0
  Execute never                    0x0 0
MPU region 4 base     0xDFE00000
  Base address                     0xDFE00000 -538968064
MPU region 4 size & enable 0x00000029
  Enabled                          0x1 1
  Size                             0x14 20 [2M]
  -                                0x0 0
  Sub-regions disabled             0x0 0 [00000000]
MPU region 4 access control 0x00000324
  Region attributes                0x24 36 [Inner Non-cachable; Outer Non-cachable; Shared]
  -                                0x0 0
  Access permissions               0x3 3 [P:RW U:RW]
  -                                0x0 0
  Execute never                    0x0 0
MPU region 5 base     0xEE000000
  Base address                     0xEE000000 3019898888
MPU region 5 size & enable 0x00000031
  Enabled                          0x1 1
  Size                             0x18 24 [32M]
  -                                0x0 0
  Sub-regions disabled             0x0 0 [00000000]
MPU region 5 access control 0x00000329
  Region attributes                0x29 [Inner Write-back, write-allocate; Outer Write-back, write-allocate; Non-shared]
  -                                0x0 0
  Access permissions               0x3 3 [P:RW U:RW]
  -                                0x0 0
  Execute never                    0x0 0
MPU region 6 base    0xFE000000
  Base address                     0xFE000000 -33554433
MPU region 6 size & enable 0x00000031
  Region attributes                0x29 41 [Inner Write-back, write-allocate; Outer Write-back, write-allocate; Non-shared]
  -                                0x0 0
  Access permission                0x3 3 [P:RW U:RW]
  -                                0x0 0
  Execute never                    0x0 0
MPU region 7 base    0x00000000
  Base address                     0x0 0
MPU region 7 size & enable 0x000000000
  Enabled                          0x0 0
  Size                             0x0 0 [invalid]
  -                                0x0 0
  Sub-regions disabled             0x0 0 [00000000]
MPU region 7 access control 0x00000000
  Region attributes                0x0 0 [Strongly ordered, sharable; ]
  -                                0x0 0
  Access permissions               0x0 0 [P:-- U:--]
  -                                0x0 0
  Execute never                    0x0 0

vapdesignstudios

Hi do i have to replace only the cpu  CPUI1300.FIR to get ML ? only that's it & format card before ?
thanks a lot

Walter Schulz